



Direct-current and radio-frequency characterizations of GaAs metal-insulatorsemiconductor field-effect transistors enabled by self-assembled nanodielectrics

H. C. Lin, S. K. Kim, D. Chang, Y. Xuan, S. Mohammadi, P. D. Ye, G. Lu, A. Facchetti, and T. J. Marks

Citation: Applied Physics Letters **91**, 092103 (2007); doi: 10.1063/1.2776013 View online: http://dx.doi.org/10.1063/1.2776013 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/91/9?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Experimental demonstration for the implant-free In0.53Ga0.47As quantum-well metal-insulator-semiconductor field-effect transistors with ultra-low source/drain resistance Appl. Phys. Lett. **103**, 072102 (2013); 10.1063/1.4813881

Performance of AlGaN/GaN metal-insulator-semiconductor heterostructure field-effect transistors with AlN gate insulator prepared by reactive magnetron sputtering J. Vac. Sci. Technol. B **29**, 01A809 (2011); 10.1116/1.3523362

Front-gate InGaAs-on-Insulator metal-insulator-semiconductor field-effect transistors Appl. Phys. Lett. **97**, 253502 (2010); 10.1063/1.3528334

High-performance GaAs metal-insulator-semiconductor field-effect transistors enabled by self-assembled nanodielectrics Appl. Phys. Lett. **89**, 142101 (2006); 10.1063/1.2358202

III-nitride metal-insulator-semiconductor heterojunction field-effect transistors using sputtered AION thin films Appl. Phys. Lett. **86**, 032109 (2005); 10.1063/1.1855403

## AIP Journal of Applied Physics



*Journal of Applied Physics* is pleased to announce André Anders as its new Editor-in-Chief

## Direct-current and radio-frequency characterizations of GaAs metal-insulator-semiconductor field-effect transistors enabled by self-assembled nanodielectrics

H. C. Lin, S. K. Kim, D. Chang, Y. Xuan, S. Mohammadi, and P. D. Ye<sup>a)</sup> School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana 47907 and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907

G. Lu, A. Facchetti, and T. J. Marks<sup>b)</sup>

Department of Chemistry, Northwestern University, Evanston, Illinois 60208 and the Materials Research Center, Northwestern University, Evanston, Illinois 60208

(Received 31 May 2007; accepted 3 August 2007; published online 27 August 2007)

Direct-current and radio-frequency characterizations of GaAs metal-insulator-semiconductor field-effect transistors (MISFETs) with very thin *self-assembled organic nanodielectrics* (SANDs) are presented. The application of SAND on compound semiconductors offers unique opportunities for high-performance devices. Thus, 1  $\mu$ m gate-length depletion-mode *n*-channel SAND/GaAs MISFETs exhibit low gate leakage current densities of  $10^{-2}-10^{-5}$  A/cm<sup>2</sup>, a maximum drain current of 260 mA/mm at 2 V forward gate bias, and a maximum intrinsic transconductance of 127 mS/mm. These devices achieve a current cutoff frequency ( $f_T$ ) of 10.6 GHz and a maximum oscillation frequency ( $f_{max}$ ) of 6.9 GHz. Nearly hysteresis-free  $I_{ds}-V_{gs}$  characteristics and low flicker noise indicate that a high-quality SAND-GaAs interface is achieved. © 2007 American Institute of *Physics*. [DOI: 10.1063/1.2776013]

Replacing conventional Si or strained Si with highperformance compound semiconductors as conducting channels is one of the most attractive solutions to push the performance of nanoscale metal-oxide-semiconductor (MOS) transistors to the next level. The lack of high-quality and thermodynamically stable insulators on GaAs or other III-V compound semiconductors in general has prevented them from becoming serious competitors to Si complementary MOS technology. Research on dielectric layers and passivation suitable for III-V devices has led to an extensive literature<sup>1,2</sup> and includes many approaches. Some of the most studied techniques include sulfur passivation,<sup>3</sup> silicon interface control layer (Si ICL),<sup>4-6</sup> Ga<sub>2</sub>O<sub>3</sub> generated by photowashing, *in situ* molecular beam epitaxy (MBE) growth of Ga<sub>2</sub>O<sub>3</sub>(Gd<sub>2</sub>O<sub>3</sub>),<sup>8,9</sup> ex situ atomic layer deposition (ALD) growth of Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub>,<sup>10-12</sup> wet oxidation of InAlP,<sup>13</sup> jet vapor deposition<sup>14</sup> of Si<sub>3</sub>N<sub>4</sub>, and ALD or physical vapor deposition of HfO<sub>2</sub> + Si ICU <sup>15-17</sup> cal vapor deposition of HfO<sub>2</sub>+Si ICL.

We have previously reported the high-performance GaAs metal-insulator-semiconductor field-effect transistors (MISFETs) fabricated using very thin biomembranelike *self-assembled nanodielectrics* (SANDs) as the insulating layer.<sup>18</sup> Nanoscopically well-defined SAND layers have high chemical and thermal stability, are smooth and adherent, and can be deposited at room temperature using simple wet chemical techniques. Moreover, GaAs MISFETs with nanoscale organic insulators are advantageous over their GaAs metal-semiconductor field-effect transistor (MESFET) counterparts since the organic insulator between gate and channel prevents gate leakage currents. Thin SANDs developed in the organic thin-film transistor field exhibit excellent insulating properties (with leakage current densities as low as  $10^{-9}$  A/cm<sup>2</sup> with native SiO<sub>2</sub> on Si), large capacitances (up to ~2500 nF/cm<sup>2</sup>), and a single-layer dielectric constant (*k*)

of ~16, enabling low-voltage organic thin-film transistor functions.<sup>19,20</sup> In this letter, we report on detailed directcurrent (dc) and radio-frequency (rf) characterizations of SAND-based GaAs MISFETs. We observe high-quality interface between SAND and GaAs by characterizing low frequency noise with an extracted Hooge constant of 8.6  $\times 10^{-5}$ , and the excellent interface quality is further demonstrated by the lack of hysteresis in the  $I_{ds}$ - $V_{gs}$  characteristics.

The GaAs MISFET devices reported in this letter employ an 800 Å Si-doped  $(4 \times 10^{17}/\text{cm}^3)$  GaAs layer as the channel and a 1500 Å C-doped  $(5 \times 10^{16}/\text{cm}^3)$  GaAs buffer layer on a *p*+GaAs substrate grown by metal-organic chemical vapor deposition (MOCVD), as illustrated in the inset of Fig. 1. Device isolation is achieved by oxygen implantation, followed by activation annealing performed simultaneously with Ohmic contact formation. Ohmic contacts are formed by e-beam deposition of Au/Ge/Au/Ni/Au multilayer and a lift-off process, followed by a 400 °C annealing in a nitrogen



FIG. 1. Drain current vs gate bias for SAND/GaAs MISFETs at  $V_{\rm ds}$  = 3.0 V. Inset: schematic view of a depletion-mode *n*-channel GaAs MISFET with a self-assembled nanodielectric (SAND) as the insulating layer.

0003-6951/2007/91(9)/092103/3/\$23.00

Reuse of AIP content is subject to the terms at the **91, 092103-1** 163.180.186.163 On: Sat, 19 Jul 2014 08:12:52

<sup>&</sup>lt;sup>a)</sup>Electronic mail: yep@purdue.edu

b)Electronic mail: t-marks@northwestern.edu



FIG. 2. Current  $I_{\rm ds}$  vs  $V_{\rm gs}$  as increasing (square) and decreasing (circle) gating sweeps for a 1  $\mu$ m gate-length GaAs MISFET with a 16.5 nm thick SAND dielectric layer at  $V_{\rm ds}$ =0.3 V. Inset:  $I_{\rm ds}$  vs  $V_{\rm ds}$  for the same device.

atmosphere. NH<sub>4</sub>OH pretreatment is used to prepare hydrophilic GaAs surfaces prior to SAND deposition. The SAND deposition has been described previously.<sup>18–20</sup> For gate electrodes, Ti/Au metal deposition is carried out by e-beam evaporation, followed by lift-off.

The SAND films deposited on hydroxylated GaAs surfaces have two thicknesses 5.5 and 16.5 nm. The 16.5 nm thick SAND film is grown by three successive depositions of 5.5 nm thick SAND. The corresponding gate leakage current on a MISFET with a gate length of 1  $\mu$ m and a gate width of 100  $\mu$ m is very small, between 10 pA and 10 nA under  $V_{gs} = -4 \text{ V} + 2 \text{ V}$  at  $V_{ds} = 3 \text{ V}$ , and is at least six orders of magnitudes lower than the drain current. The dielectric strength of this organic film is as high as 6 MV/cm, which is comparable to that of conventional inorganic gate dielectrics such as SiO<sub>2</sub>, Si<sub>3</sub>N<sub>4</sub>, or HfO<sub>2</sub>. The multiple cross-linked Si-O layers in the SAND nanostructure significantly reduce the leakage current in the organic insulator and increase its maximum breakdown strength.<sup>19,20</sup> The  $I_{\rm ds}$ - $V_{\rm gs}$  characteristics for 1 µm gate-length GaAs MISFETs with 5.5 and 16.6 nm SAND films are shown in Fig. 1. The 800 Å thick MOCVD GaAs channel layer leads to a maximum drain current of 260 mA/mm with pinch-off voltages of -2.6 V for 5.5 nm SAND and -3.7 V for 16.5 nm SAND, respectively. The pinch-off voltage is defined as the gate bias under  $V_{\rm ds}$ =3 V when  $I_{ds} \leq 0.01$  mA/mm. The sheet resistance and Ohmic contact resistance measured by the transmission length method are 2.5 k $\Omega$ /sq and 1.5  $\Omega$  mm, respectively. maximum intrinsic transconductance The  $g_m$ is  ${\sim}127~\text{mS/mm}$  for the 5.5 nm SAND MISFET and  $\sim 101 \text{ mS/mm}$  for the 16.5 nm SAND MISFET. The large transconductance values indicate that the interface trap densities are remarkably low. Note that the transconductance does not scale with the dielectric thickness because the devices are operating in depletion mode as opposed to surface channel devices.

Figure 2 shows the typical  $I_{ds}$  vs  $V_{gs}$  characteristics when  $V_{gs}$  is biased from -4.5 to 0.0 V and back to -4.5 V. The bidirectional gate-bias ( $V_{gs}$ ) sweeps generate a hysteresis response indicating some threshold voltage drift. The amount of voltage shift has a significant dependence on the interface trap density at the SAND-GaAs interface. The nearly hysteresis-free response in the  $I_{ds}$  vs  $V_{gs}$  curves indicates low



FIG. 3. (a) Excess 1/f noise spectra of a SAND-based GaAs MISFET. The device has  $100 \times 1 \ \mu m^2$  gates and is biased at 0.1, 0.2, and 0.3 V on the drain and -3.0 V on the gate. (b) Drain current vs amplitude of current noise at f=100 Hz and a gate voltage of -3.0 V.

interface trap densities in this material system. The well behaved  $I_{ds}$  vs  $V_{ds}$  is also presented in the inset of Fig. 2. The calculated channel mobility for the MISFET with 16.5 nm SAND is ~1890 cm<sup>2</sup>/V s.

To evaluate the interface quality of the present GaAs MISFETs, we have measured the low frequency noise (1/f) spectral density of the drain in the transistor linear operating regime and have extracted the value of Hooge's constant  $\alpha_H$ . A low frequency noise was swept in the frequency range from 1 Hz to 1 KHz with the source terminal grounded. Figure 3(a) shows the drain current noise spectrum at a gate voltage of -3.0 V and drain voltages of 0.1, 0.2, and 0.3 V in the linear region of the  $I_{ds}$ - $V_{ds}$  curve. At a constant gate bias, the drain current noise spectrum varies as  $f^{-\beta}$ , where  $\beta$  is close to 1 within 8%, and is therefore referred to as the 1/f noise. The governing Hooge equation for 1/f noise in a resistor is given by<sup>21</sup>

$$\frac{S_I(f)}{I_{\rm ds}^2} = \frac{\alpha_H}{fN},\tag{1}$$

where  $S_I(f)$  is the current spectrum, N is the number of carriers, and  $\alpha_H$  is a constant typically  $\sim 10^{-3}$  in bulk materials. The value of  $\alpha_H$  can be used as a parameter to compare interface trap densities in devices regardless of the specific device parameters.<sup>22,23</sup> For a MISFET channel operating in the linear regime, the drain current can be expressed as

$$I_{\rm ds} = \frac{q\mu N V_{\rm ds}}{L^2},\tag{2}$$

where q is the elementary charge,  $\mu$  is the channel mobility, and L is the channel length. Combining Eqs. (1) and (2), one can calculate the current fluctuation in a MISFET operating in the linear regime as a function of drain current

$$S_I(f) = \frac{q\mu\alpha_H I_{\rm ds} V_{\rm ds}}{fL^2}.$$
(3)

Figure 3 shows the measured amplitude of current noise as a function of drain voltage  $V_{ds}$  at 100 Hz. The excess 1/f current noise spectrum of the GaAs MISFET with SAND is linearly proportional to the drain voltage in the linear regime. The extracted  $\alpha_H$  is  $2.6 \times 10^{-4}$  for the 16.5 nm SAND-GaAs MISFET at  $V_{gs}$ =-3 V. Table I shows the  $\alpha_H$  values for the present SAND-based GaAs MISFETs compared with previously published data for Si MOSFETs having HfO<sub>2</sub> dielectric and metal gates,<sup>24</sup> conventional NEC GaAs MESFETs,<sup>22</sup> and MBE-grown GaAs MESFETs.<sup>22</sup> The  $\alpha_H$  value in the present SAND-based devices is comparable to those of commercial GaAs MESFET devices and superior to those of HfO<sub>2</sub>/Si MOSFETs. This result clearly demonstrates that SAND can

TABLE I. Hooge parameter  $\alpha_H$  on different types of devices.

| Device                                     | Hooge parameter $\alpha_H$ |
|--------------------------------------------|----------------------------|
| MBE GaAs MESFET $(1 \times 300 \ \mu m)^2$ | $7.6 \times 10^{-5}$       |
| MEC MESFETs (NE244)                        | $5.6 \times 10^{-5}$       |
| HfO2 and metal gate Si MOSFET              | $1.0 \times 10^{-3}$       |
| GaAs MISFET with SAND                      | $2.6 \times 10^{-4}$       |
|                                            |                            |

be utilized as the gate dielectric for high-quality interfaces on GaAs substrates.

The rf performance of SAND/GaAs MISFETs was also characterized with cutoff frequencies measured beyond 10 GHz. The rf characteristics are measured in an ambient environment using 8722D network analyzer and on-wafer probing techniques. Devices were biased using bias tees and were measured up to 30 GHz. The rf calibration technique utilizes multiple averaging with short-open-load-thru standards. This type of rf measurement can be performed with sufficient accuracy only if the parasitic components of the transistor pads are carefully removed from the intrinsic transistor structure. To obtain the intrinsic cutoff frequency  $(f_T)$ and maximum oscillation frequency  $(f_{max})$  of the SANDbased GaAs MISFETs, S parameters of both device and probe pads were measured under different bias conditions, and de-embedding was carried out using the techniques described previously.<sup>25</sup> The  $f_T$  and  $f_{max}$  are determined by forward current gain  $(H_{21})$  and maximum unilateral transducer power gain  $(G_u)$  extracted from the S parameters under different bias conditions. Figure 4 shows the maximum  $f_T$  and  $f_{\rm max}$  values achieved for a 1  $\mu$ m gate-length GaAs MISFET device with 5.5 nm thick SAND layer under biases of  $V_{\rm ds}$ =3.0 V and  $V_{gs}$ =0.1 V. A peak  $f_T$  of 10.6 GHz and a peak  $f_{\rm max}$  of 6.9 GHz are obtained, as shown in Fig. 4, within the reasonable frequency response range for 1 µm GaAs devices. The inset of Fig. 4 presents the summary of all  $f_T$  and  $f_{\text{max}}$  obtained as a function of  $V_{\text{gs}}$  at  $V_{\text{ds}}$ =3.0 V.

In conclusion, we have demonstrated the use of SAND nanodielectrics for high-speed GaAs MISFET devices exhib-



FIG. 4. Plot of maximum current gain  $(H_{21})$  and maximum unilateral transducer power gain  $(G_u)$  as a function of frequency for a GaAs MISFET with a SAND thickness of 5.5 nm and a gate length of 1  $\mu$ m at  $V_{ds}$ =3 V and  $V_{gs}$ =0.1 V. The extracted unity gain frequency  $f_T$  is 10.6 GHz and  $f_{max}$  is 6.9 GHz. Inset: rf response as a function of the gate voltage of a 1 ×100  $\mu$ m<sup>2</sup> gate dimension SAND-based GaAs MISFET.

iting excellent transistor characteristics and high-quality interfaces on GaAs substrate. These results suggest good opportunities for manipulating the complex GaAs surface chemistry with unprecedented material options and for using organic dielectrics for high-performance III-V semiconductor devices. The SAND process is flexible, low cost, and far simpler to implement than the previously reported MBE or ALD dielectric deposition processes.

The authors thank the DARPA/ARO (W911NF-05-0187), the NASA Institute for Nanoelectronics and Computing (NCC 2-3163), the NSF (Grant No. ECS-0621949), and the SRC MARCO MSD Focus Center for the support on this research.

- <sup>1</sup>T. Mimura and M. Fukuta, IEEE Trans. Electron Devices **ED-27**, 1147 (1980), and references therein.
- <sup>2</sup>Physics and Chemistry of III-V Compound Semiconductor Interfaces, edited by C. W. Wilmsen (Plenum, New York, 1985), and references therein.
  <sup>3</sup>B. J. Skromme, C. J. Sandroff, E. Yablonovitch, and T. Gmitter, Appl. Phys. Lett. **51**, 2022 (1987).
- <sup>4</sup>G. G. Fountain, R. A. Rudder, S. V. Hattangady, R. J. Markunas, and J. A. Hutchby, Tech. Dig. Int. Electron Devices Meet. **1989**, 887.
- $^{5}$ M. Akazawa, H. Ishii, and H. Hasegawa, Jpn. J. Appl. Phys., Part 1 **30**, 3744 (1991).
- <sup>6</sup>D. S. L. Mui, H. Liaw, A. L. Demirel, S. Strite, and H. Morkoc, Appl. Phys. Lett. **59**, 2847 (1991).
- <sup>7</sup>S. D. Offsey, J. M. Woodall, A. C. Warren, P. D. Kirchner, T. I. Chappell, and G. D. Pettit, Appl. Phys. Lett. **48**, 475 (1986).
- <sup>8</sup>M. Passlack, M. Hong, and J. P. Mannaerts, Appl. Phys. Lett. **68**, 1099 (1996).
- <sup>9</sup>M. Hong, J. Kwo, A. R. Kortan, J. P. Mannaerts, and A. M. Sergent, Science **283**, 1897 (1999).
- <sup>10</sup>P. D. Ye, G. D. Wilk, J. Kwo, B. Yang, H.-J. L. Gossmann, M. Frei, S. N. G. Chu, J. P. Mannaerts, M. Sergent, M. Hong, K. Ng, and J. Bude, IEEE Electron Device Lett. **24**, 209 (2003).
- <sup>11</sup>P. D. Ye, D. G. Wilk, B. Yang, S. N. G. Chu, K. K. Ng, and J. Bude, Solid-State Electron. **49**, 790 (2005).
- <sup>12</sup>M. M. Frank, G. D. Wilk, D. Starodub, T. Gustafsson, E. Garfunkel, Y. J. Chabal, J. Grazul, and D. A. Muller, Appl. Phys. Lett. 86, 152904 (2005).
- <sup>13</sup>X. Li, Y. Cao, D. C. Hall, P. Fay, B. Han, A. Wibowo, and N. Pan, IEEE Electron Device Lett. **25**, 772 (2004).
- <sup>14</sup>W. P. Li, Y. X. Liu, X. W. Wang, and T. P. Ma, *Proceedings of the 36th IEEE Semiconductor Interface Specialists Conference*, Washington DC, December 2005 (unpublished).
- <sup>15</sup>S. Oktyabrsky, V. Tokranov, M. Yakimov, R. Moore, S. Koveshnikov, W. Tsai, F. Zhu, and J. C. Lee, Mater. Sci. Eng., B **135**, 272 (2006).
- <sup>16</sup>I. Ok, H. Kim, M. Zhang, T. Lee, F. Zhu, L. Yu, S. Koveshnikov, W. Tsai, V. Tokranov, M. Yakimov, S. Oktyabrsky, and J. C. Lee, Tech. Dig. - Int. Electron Devices Meet. **2006**, 829.
- <sup>17</sup>Y. Sun, S. J. Koester, E. W. Kiewra, K. E. Fogel, D. K. Sadana, D. J. Webb, J. Fompeyrine, J.-P. Locquet, M. Sousa, and R. Germann, *Conference Digest of the 64th Device Research Conference*, 2006 (unpublished), p. 49.
- <sup>18</sup>H. C. Lin, P. D. Ye, Y. Xuan, G. Lu, A. Facchetti, and T. J. Marks, Appl. Phys. Lett. **89**, 142101 (2006).
- <sup>19</sup>M. H. Yoon, A. Facchetti, and T. J. Marks, Proc. Natl. Acad. Sci. U.S.A. 102, 4678 (2005).
- <sup>20</sup>M. H. Yoon, H. Yan, A. Facchetti, and T. J. Marks, J. Am. Chem. Soc. 127, 10388 (2005).
- <sup>21</sup>F. N. Hooge, Phys. Lett. **29A**, 139 (1969).
- <sup>22</sup>K. H. Duh and A. van der Ziel, IEEE Trans. Electron Devices ED-32, 662 (1985).
- <sup>23</sup>G. Ghibaudo, O. Roux, C. Nguyen-Duc, F. Balestra, and J. Brini, Phys. Status Solidi A **124**, 571 (1991).
- <sup>24</sup>B. Min, S. P. Devireddy, Z. Celik-Butler, F. Wang, A. Zlotnicka, H. Tseng, and P. J. Tobin, IEEE Trans. Electron Devices **51**, 1979 (2004).
- <sup>25</sup>E. P. Vandamme, D. M. M.-P. Schreurs, and C. van Dinther, IEEE Trans. Electron Devices 48, 737 (2001).

This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP